CHAPTER 9

LATCHES AND FLIP-FLOPS

### 9.1 Introduction



Figure 9.1 Structure of a sequential circuit.



Negative/trailing/falling edge

Figure 9.2 Clock for a synchronous sequential circuit.

## 9.2 SR Latch

Figure 9.3 A cross-coupled NOR SR latch.





Figure 9.4 Timing diagrams for the cross-coupled NOR SR latch.



Table 9.1 Characteristic table for SR latch.

| Present inputs S R                              | Present<br>state<br>Q | Next<br>state<br>Q+ | Function                        |
|-------------------------------------------------|-----------------------|---------------------|---------------------------------|
| $\begin{array}{ccc} 0 & 0 \\ 0 & 0 \end{array}$ | 0<br>1                | 0<br>1              | Hold (No change) t <sub>3</sub> |
| 0 1<br>0 1                                      | 0<br>1                | 0                   | Reset t <sub>4</sub>            |
| 1 0<br>1 0                                      | 0<br>1                | 1<br>1              | Set $t_0$                       |
| 1 1<br>1 1                                      | 0<br>1                | d<br>d              | Prohibited t <sub>5</sub>       |



Table 9.1 Characteristic table for SR latch.

| Present inputs S R | Present<br>state<br>Q | Next<br>state<br>Q+ | Function                        |
|--------------------|-----------------------|---------------------|---------------------------------|
| 0 0                | 0                     | 0                   | Hold (No change) t <sub>3</sub> |
| 0 0                | 1                     | 1                   |                                 |
| 0 1<br>0 1         | 0<br>1                | 0                   | Reset $t_4$                     |
| 1 0                | 0                     | 1                   | Set $t_0$                       |
| 1 0                | 1                     | 1                   |                                 |
| 1 1                | 0                     | d                   | Prohibited t <sub>5</sub>       |
| 1 1                | 1                     | d                   |                                 |

Characteristic equation:

$$Q+=S+R'Q$$

$$SR = 0$$



Figure 9.5 Next-state map for SR latch.



Figure 9.6 Logic symbol for SR

# Gated SR Latch



Figure 9.7 Gated SR latch. (a) Circuit structure. (b) Logic symbol.



Figure 9.1 Structure of a sequential circuit.

## 9.3 Flip-flops

## 9.3.1 Gated latch as Flip-flop



Figure 9.8 Timing diagram for a gated SR latch as a flip-flop.



Figure 9.1 Structure of a sequential circuit.

## 9.3.2 Flip-flops



Figure 9.9 Master-slave SR flip-flop.

### 9.3.2 Flip-flops

#### Master-slave SR flip-flop



Figure 9.9 Master-slave SR flip-flop.



Figure 9.10 Logic symbol for SR flip-flop. Figure 9.11 State diagram for SR flip-flop.

#### JK Flip-flop



Figure 9.12 JK flip-flop. (a) Circuit structure. (b) Logic symbol.

Table 9.2 Characteristic table for JK flip-flop.

| Present inputs J K | Present<br>state<br>Q | S<br>= JQ' | R<br>= KQ | Next<br>state<br>Q <sup>+</sup> | Function            |  |
|--------------------|-----------------------|------------|-----------|---------------------------------|---------------------|--|
| 0 0                | 0                     | 0          | 0         | 0                               | Hold (No change)    |  |
| 0 0                | 1                     | 0          | 0         | 1                               | riora (r (o change) |  |
| 0 1                | 0                     | 0          | 0         | 0                               | Reset               |  |
| 0 1                | 1                     | 0          | 1         | 0                               | Roset               |  |
| 1 0                | 0                     | 1          | 0         | 1                               | Set                 |  |
| 1 0                | 1                     | 0          | 0         | 1                               | Set                 |  |
| 1 1                | 0                     | 1          | 0         | 1                               | Toggle              |  |
| 1 1                | 1                     | 0          | 1         | 0                               | 105510              |  |

Characteristic equation:  $Q^+ = JQ' + K'Q$ 

Figure 9.13 Next-state map for JK flip-flop.

| JK    | 00 | 01 | 11 | 10 |
|-------|----|----|----|----|
| 0     | 0  | O  |    |    |
| 1     | 1) | 0  | 0  | 1  |
| $Q^+$ |    |    |    |    |

#### D flip-flop



Figure 9.14 D flip-flop. (a) Circuit structure. (b) Logic symbol.

Table 9.3 Characteristic table for D flip-flop.

| Present input D | Present<br>state<br>Q | J<br>= D | K<br>= D' | Next<br>state<br>Q <sup>+</sup> |
|-----------------|-----------------------|----------|-----------|---------------------------------|
| 0               | 0                     | 0        | 1         | 0                               |
| 0               | 1                     | 0        | 1         | 0                               |
| 1               | 0                     | 1        | 0         | 1                               |
| 1               | 1                     | 1        | 0         | 1                               |

Characteristic equation

$$\boldsymbol{Q}^{\scriptscriptstyle +} = \boldsymbol{D}$$

### T flip-flop



Figure 9.15 T flip-flop. (a) Circuit structure. (b) Logic symbol.

Table 9.4 Characteristic table for T flip-flop.

| Present<br>input<br>T | Present<br>state<br>Q | J<br>= T | K<br>= T | Next<br>state<br>Q <sup>+</sup> |
|-----------------------|-----------------------|----------|----------|---------------------------------|
| 0                     | 0                     | 0        | 0        | 0                               |
| 0                     | 1                     | 0        | 0        | 1                               |
| 1                     | 0                     | 1        | 1        | 1                               |
| 1                     | 1                     | 1        | 1        | 0                               |

Characteristic equation

$$Q^{^{+}} = T \oplus Q$$

### 9.3.3 Edge-triggered Flip-flops



Figure 9.16 Timing constraint of positive-edge triggered flip-flop.



Figure 9.17 Logic symbols for edge-triggered flip-flop. (a) positive edge. (b) Negative edge.

# 9.3.4 Asynchronous Preset and Clear



Figure 9.18 Logic symbols for flip-flops with asynchronous preset and clear.



Figure 9.19 Timing diagrams for a positive edge-triggered D flip-flop with asynchronous preset and clear.